# MICROCHIP

### MICROCHIP TC4426M/TC4427M/TC4428M

### 1.5A Dual High-Speed Power MOSFET Drivers

#### **Features**

- High Peak Output Current 1.5A
- Wide Input Supply Voltage Operating Range:
  - 4.5V to 18V
- High Capacitive Load Drive Capability 1000 pF in 25 ns (typ.)
- Short Delay Times 40 ns (typ.)
- · Matched Rise and Fall Times
- Low Supply Current:
  - With Logic '1' Input 4 mA
  - With Logic '0' Input 400 μA
- Low Output Impedance  $7\Omega$
- Latch-Up Protected: Will Withstand 0.5A Reverse Current
- Input: Will Withstand Negative Inputs Up to 5V
- ESD Protected 4 kV
- Pin-Compatible with the TC426M/TC427M/ TC428M, TC4426AM/TC4427AM/TC4428AM Devices
- · Wide Operating Temperature Range:
  - -55°C to +125°C
- See TC4426/TC4427/TC4428 data sheet (DS21422) for additional temperature range and packaging offerings

#### **Applications**

- Switch-mode Power Supplies
- Line Drivers
- Pulse Transformer Drive

#### **General Description**

The TC4426M/TC4427M/TC4428M are improved versions of the earlier TC426M/TC427M/TC428M family of MOSFET drivers. The TC4426M/TC4427M/TC4428M devices have matched rise and fall times when charging and discharging the gate of a MOSFET.

These devices are highly latch-up resistant under any conditions within their power and voltage ratings. They are not subject to damage when up to 5V of noise spiking (of either polarity) occurs on the ground pin. They can accept, without damage or logic upset, up to 500 mA of reverse current (of either polarity) being forced back into their outputs. All terminals are fully protected against Electrostatic Discharge (ESD) up to 4 kV.

The TC4426M/TC4427M/TC4428M MOSFET drivers can easily charge/discharge 1000 pF gate capacitances in under 30 ns and provide low enough impedances in both the on and off states to ensure the MOSFET's intended state will not be affected, even by large transients.

The TC4426AM/TC4427AM/TC4428AM family of devices are also compatible drivers. The TC4426AM/ TC4427AM/TC4428AM devices have matched leading and falling edge input-to-output delay times, in addition to the matched rise and fall times of the TC4426M/TC4427M/TC4428M devices.

#### **Package Types**



### **Functional Block Diagram**



- **Note 1:** The TC4426M has two inverting drivers; the TC4427M has two non-inverting drivers; the TC4428M has one inverting and one non-inverting driver.
  - 2: Ground any unused driver input.

# 1.0 ELECTRICAL CHARACTERISTICS

### **Absolute Maximum Ratings †**

 † Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### DC CHARACTERISTICS

| <b>Electrical Specifications:</b> Unless otherwise noted, $T_A = +25^{\circ}C$ with $4.5V \le V_{DD} \le 18V$ . |                  |                         |      |            |    |                                                 |  |  |
|-----------------------------------------------------------------------------------------------------------------|------------------|-------------------------|------|------------|----|-------------------------------------------------|--|--|
| Parameters Syr                                                                                                  |                  | m Min Typ Max Units     |      | Conditions |    |                                                 |  |  |
| Input                                                                                                           |                  |                         |      |            |    |                                                 |  |  |
| Logic '1', High Input Voltage                                                                                   | $V_{IH}$         | 2.4                     | _    | _          | V  |                                                 |  |  |
| Logic '0', Low Input Voltage                                                                                    | $V_{IL}$         | _                       | _    | 0.8        | V  |                                                 |  |  |
| Input Current                                                                                                   | I <sub>IN</sub>  | -1.0                    | _    | +1.0       | μΑ | $0V \le V_{IN} \le V_{DD}$                      |  |  |
| Output                                                                                                          |                  |                         |      |            |    |                                                 |  |  |
| High Output Voltage                                                                                             | V <sub>OH</sub>  | V <sub>DD</sub> – 0.025 | _    | _          | V  | DC TEST                                         |  |  |
| Low Output Voltage                                                                                              | $V_{OL}$         | _                       | _    | 0.025      | V  | DC TEST                                         |  |  |
| Output Resistance                                                                                               | R <sub>O</sub>   | _                       | 7    | 10         | Ω  | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V |  |  |
| Peak Output Current                                                                                             | I <sub>PK</sub>  | _                       | 1.5  | _          | Α  | V <sub>DD</sub> = 18V                           |  |  |
| Latch-Up Protection                                                                                             | I <sub>REV</sub> | _                       | >0.5 | _          | Α  | Duty cycle ≤2%, t ≤300 μs                       |  |  |
| Withstand Reverse Current                                                                                       |                  |                         |      |            |    | V <sub>DD</sub> = 18V                           |  |  |
| Switching Time (Note 1)                                                                                         |                  |                         |      |            |    |                                                 |  |  |
| Rise Time                                                                                                       | $t_R$            | _                       | 19   | 30         | ns | Figure 4-1                                      |  |  |
| Fall Time                                                                                                       | $t_{F}$          | _                       | 25   | 30         | ns | Figure 4-1                                      |  |  |
| Delay Time                                                                                                      | t <sub>D1</sub>  | _                       | 20   | 30         | ns | Figure 4-1                                      |  |  |
| Delay Time                                                                                                      | t <sub>D2</sub>  | _                       | 40   | 50         | ns | Figure 4-1                                      |  |  |
| Power Supply                                                                                                    |                  |                         |      |            |    |                                                 |  |  |
| Power Supply Current                                                                                            | I <sub>S</sub>   | _                       | _    | 4.5        | mA | V <sub>IN</sub> = 3V (Both inputs)              |  |  |
|                                                                                                                 |                  | _                       | _    | 0.4        |    | V <sub>IN</sub> = 0V (Both inputs)              |  |  |

Note 1: Switching times ensured by design.

### DC CHARACTERISTICS (OVER OPERATING TEMPERATURE RANGE)

| <b>Electrical Specifications:</b> Unless otherwise noted, over operating temperature range with $4.5V \le V_{DD} \le 18V$ . |                  |                         |      |       |       |                                                           |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|------|-------|-------|-----------------------------------------------------------|--|--|
| Parameters                                                                                                                  | Sym              | Min                     | Тур  | Max   | Units | Conditions                                                |  |  |
| Input                                                                                                                       |                  |                         |      |       |       |                                                           |  |  |
| Logic '1', High Input Voltage                                                                                               | $V_{IH}$         | 2.4                     | _    | _     | V     |                                                           |  |  |
| Logic '0', Low Input Voltage                                                                                                | $V_{IL}$         | _                       | _    | 0.8   | V     |                                                           |  |  |
| Input Current                                                                                                               | I <sub>IN</sub>  | -10                     | _    | +10   | μA    | $0V \le V_{IN} \le V_{DD}$                                |  |  |
| Output                                                                                                                      |                  |                         |      |       |       |                                                           |  |  |
| High Output Voltage                                                                                                         | V <sub>OH</sub>  | V <sub>DD</sub> – 0.025 | _    | _     | V     | DC Test                                                   |  |  |
| Low Output Voltage                                                                                                          | V <sub>OL</sub>  | _                       | _    | 0.025 | V     | DC Test                                                   |  |  |
| Output Resistance                                                                                                           | R <sub>O</sub>   | _                       | 9    | 12    | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V           |  |  |
| Peak Output Current                                                                                                         | I <sub>PK</sub>  | _                       | 1.5  | _     | Α     | V <sub>DD</sub> = 18V                                     |  |  |
| Latch-Up Protection Withstand Reverse Current                                                                               | I <sub>REV</sub> | _                       | >0.5 | _     | Α     | Duty cycle $\leq$ 2%, t $\leq$ 300 $\mu$ s $V_{DD} = 18V$ |  |  |
| Switching Time (Note 1)                                                                                                     |                  |                         |      |       |       |                                                           |  |  |
| Rise Time                                                                                                                   | t <sub>R</sub>   | _                       | _    | 40    | ns    | Figure 4-1                                                |  |  |
| Fall Time                                                                                                                   | t <sub>F</sub>   | _                       | _    | 40    | ns    | Figure 4-1                                                |  |  |
| Delay Time                                                                                                                  | t <sub>D1</sub>  | _                       | _    | 40    | ns    | Figure 4-1                                                |  |  |
| Delay Time                                                                                                                  | t <sub>D2</sub>  | _                       |      | 60    | ns    | Figure 4-1                                                |  |  |
| Power Supply                                                                                                                |                  |                         |      |       |       |                                                           |  |  |
| Power Supply Current                                                                                                        | I <sub>S</sub>   | _                       | _    | 8.0   | mA    | V <sub>IN</sub> = 3V (Both inputs)                        |  |  |
|                                                                                                                             |                  | _                       | _    | 0.6   |       | V <sub>IN</sub> = 0V (Both inputs)                        |  |  |

Note 1: Switching times ensured by design.

### **TEMPERATURE CHARACTERISTICS**

| <b>Electrical Specifications:</b> Unless otherwise noted, all parameters apply with $4.5V \le V_{DD} \le 18V$ . |                |             |     |      |       |            |  |
|-----------------------------------------------------------------------------------------------------------------|----------------|-------------|-----|------|-------|------------|--|
| Parameters                                                                                                      | Sym            | Sym Min Typ |     | Max  | Units | Conditions |  |
| Temperature Ranges                                                                                              |                |             |     |      |       |            |  |
| Specified Temperature Range (M)                                                                                 | T <sub>A</sub> | -55         | _   | +125 | °C    |            |  |
| Maximum Junction Temperature                                                                                    | T <sub>J</sub> | _           | _   | +150 | °C    |            |  |
| Storage Temperature Range                                                                                       | T <sub>A</sub> | -65         | _   | +150 | °C    |            |  |
| Package Thermal Resistances                                                                                     | •              |             | -   | •    | -     |            |  |
| Thermal Resistance, 8L-CERDIP                                                                                   | $\theta_{JA}$  | _           | 150 | _    | °C/W  |            |  |

#### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with  $4.5V \le V_{DD} \le 18V$ .



FIGURE 2-1: Rise Time vs. Supply Voltage.

100

80

40

20

100

RISE (nsec) 60



10,000

FIGURE 2-2: Rise Time vs. Capacitive Load.

1000

C<sub>LOAD</sub> (pF)



FIGURE 2-3: Rise and Fall Times vs. Temperature.



FIGURE 2-4: Fall Time vs. Supply Voltage.



FIGURE 2-5: Fall Time vs. Capacitive Load.



FIGURE 2-6: Propagation Delay Time vs. Supply Voltage.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with 4.5V  $\leq V_{DD} \leq 18V$ .



**FIGURE 2-7:** Propagation Delay Time vs. Input Amplitude.



FIGURE 2-8: Supply Current vs. Supply Voltage.



**FIGURE 2-9:** Output Resistance  $(R_{OH})$  vs. Supply Voltage.



**FIGURE 2-10:** Propagation Delay Time vs. Temperature.



**FIGURE 2-11:** Supply Current vs. Temperature.



**FIGURE 2-12:** Output Resistance  $(R_{OL})$  vs. Supply Voltage.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with 4.5V  $\leq V_{DD} \leq 18V$ .



FIGURE 2-13: Supply Current vs. Capacitive Load.



FIGURE 2-14: Supply Current vs. Capacitive Load.



FIGURE 2-15: Supply Current vs. Capacitive Load.



FIGURE 2-16: Supply Current vs. Frequency.



FIGURE 2-17: Supply Current vs. Frequency.



FIGURE 2-18: Supply Current vs. Frequency.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with  $4.5V \le V_{DD} \le 18V$ .



Note: The values seen in this graph represent the loss seen by both drivers in a package during one complete cycle. For a single driver, divide the stated values by 2. For a single transition of a single driver, divide the stated value by 4.

**FIGURE 2-19:** Crossover Energy vs. Supply Voltage.

#### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| 8-Pin<br>CERDIP | Symbol   | Description   |  |  |  |  |  |
|-----------------|----------|---------------|--|--|--|--|--|
| 1               | NC       | No connection |  |  |  |  |  |
| 2               | IN A     | Input A       |  |  |  |  |  |
| 3               | GND      | Ground        |  |  |  |  |  |
| 4               | IN B     | Input B       |  |  |  |  |  |
| 5               | OUT B    | Output B      |  |  |  |  |  |
| 6               | $V_{DD}$ | Supply input  |  |  |  |  |  |
| 7               | OUT A    | Output A      |  |  |  |  |  |
| 8               | NC       | No connection |  |  |  |  |  |

#### 3.1 Inputs A & B (IN A and IN B)

MOSFET drivers IN A & B are high-impedance, TTL/CMOS-compatible inputs. These inputs also have 300 mV of hysteresis between the high and low thresholds that prevents output glitching even when the rise and fall time of the input signal is very slow.

#### 3.2 Ground (GND)

GND is the device return pin. The ground pin(s) should have a low-impedance connection to the bias supply source return. High peak currents will flow out of the ground pin(s) when the capacitive load is being discharged.

#### 3.3 Output A & B (OUT A and OUT B)

MOSFET drivers OUT A & B are low-impedance, CMOS push-pull style outputs. The pull-down and pull-up devices are of equal strength, making the rise and fall times equivalent.

#### 3.4 Supply Input (V<sub>DD</sub>)

The  $V_{DD}$  input is the bias supply for the MOSFET driver and is rated for 4.5V to 18V with respect to the ground pin. The  $V_{DD}$  input should be bypassed with local ceramic capacitors. The value of these capacitors should be chosen based on the capacitive load that is being driven. A value of 1.0  $\mu F$  is suggested.

### 4.0 APPLICATIONS INFORMATION



FIGURE 4-1: Switching Time Test Circuit.

#### 5.0 PACKAGING INFORMATION

### 5.1 Package Marking Information

8-Lead CERDIP (300 mil)







**Legend:** XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available

characters for customer-specific information.

### 8-Lead Ceramic Dual In-line - 300 mil (CERDIP)



|                            | Units |      |      |      | MILLIMETERS |      |       |
|----------------------------|-------|------|------|------|-------------|------|-------|
| Dimension Limits           |       | MIN  | NOM  | MAX  | MIN         | NOM  | MAX   |
| Number of Pins             | n     |      | 8    |      |             | 8    |       |
| Pitch                      | р     |      | .100 |      |             | 2.54 |       |
| Top to Seating Plane       | Α     | .160 | .180 | .200 | 4.06        | 4.57 | 5.08  |
| Standoff §                 | A1    | .020 | .030 | .040 | 0.51        | 0.77 | 1.02  |
| Shoulder to Shoulder Width | E     | .290 | .305 | .320 | 7.37        | 7.75 | 8.13  |
| Ceramic Pkg. Width         | E1    | .230 | .265 | .300 | 5.84        | 6.73 | 7.62  |
| Overall Length             | D     | .370 | .385 | .400 | 9.40        | 9.78 | 10.16 |
| Tip to Seating Plane       | L     | .125 | .163 | .200 | 3.18        | 4.13 | 5.08  |
| Lead Thickness             | С     | .008 | .012 | .015 | 0.20        | 0.29 | 0.38  |
| Upper Lead Width           | B1    | .045 | .055 | .065 | 1.14        | 1.40 | 1.65  |
| Lower Lead Width           | В     | .016 | .018 | .020 | 0.41        | 0.46 | 0.51  |
| Overall Row Spacing        | eВ    | .320 | .360 | .400 | 8.13        | 9.15 | 10.16 |

\*Controlling Parameter
JEDEC Equivalent: MS-030

Drawing No. C04-010

### **APPENDIX A: REVISION HISTORY**

### **Revision A (February 2005)**

• Original Release of this Document.

NOTES:

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO                          | <b>)</b> .                       | XX                                                                                                                                                              | Ex | amples:    |                                                                                       |
|----------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------|---------------------------------------------------------------------------------------|
| Device and Tem<br>Range          | perature                         | Package                                                                                                                                                         | a) | TC4426MJA: | 1.5A Dual MOSFET<br>driver, Inverting,<br>-55°C to +125°C,<br>8LD CERDIP package.     |
| Device and<br>Temperature Range: | TC4426M:<br>TC4427M:<br>TC4428M: | 1.5A Dual MOSFET Driver, Inverting,<br>-55°C to +125°C<br>1.5A Dual MOSFET Driver, Non-Inverting,<br>-55°C to +125°C<br>1.5A Dual MOSFET Driver, Complementary, | a) | TC4427MJA: | 1.5A Dual MOSFET driver, Non-Inverting, -55°C to +125°C, 8LD CERDIP package.          |
| Package:                         | JA = Cerar                       | -55°C to +125°C<br>nic Dual In-line (300 mil Body), 8-lead                                                                                                      | a) | TC4428MJA: | 1.5A Dual MOSFET<br>driver, Complementary,<br>-55°C to +125°C,<br>8LD CERDIP package. |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance and WiperLock are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2005, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELoo® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

**Boston** 

Westford, MA Tel: 978-692-3848 Fax: 978-692-3821

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

San Jose

Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

**Toronto** 

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde

Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

China - Qingdao

Tel: 86-532-502-7355 Fax: 86-532-502-7205

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi

Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

Japan - Kanagawa

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Taiwan - Hsinchu

Tel: 886-3-572-9526 Fax: 886-3-572-6459

#### **EUROPE**

Austria - Weis

Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 **Denmark - Ballerup** 

Tel: 45-4450-2828

Fax: 45-4485-2829

France - Massy

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Ismaning

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399

Fax: 31-416-690340 England - Berkshire

Tel: 44-118-921-5869 Fax: 44-118-921-5820

10/20/04